logo

74S112 Datasheet, Fairchild Semiconductor

74S112 flip-flop equivalent, dual negative-edge-triggered master-slave j-k flip-flop.

74S112 Avg. rating / M : 1.0 rating-16

datasheet Download (Size : 42.41KB)

74S112 Datasheet

Description

This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not .

Image gallery

74S112 Page 1 74S112 Page 2 74S112 Page 3

TAGS

74S112
Dual
Negative-Edge-Triggered
Master-Slave
J-K
Flip-Flop
Fairchild Semiconductor

Manufacturer


Fairchild Semiconductor

Related datasheet

74S10

74S133

74S134

74S135

74S138

74S139

74S140

74S15

74S153

74S157

74S158

74S161

74S163

Since 2006. D4U Semicon.   |   Contact Us   |   Privacy Policy   |   Purchase of parts